全部 标题 作者
关键词 摘要

OALib Journal期刊
ISSN: 2333-9721
费用:99美元

查看量下载量

相关文章

更多...

Efficient Hardware Co-Simulation of Down Convertor for Wireless Communication Systems

Keywords: ASIC , BRAM , FPGA , GSM , LUT & SDR

Full-Text   Cite this paper   Add to My Lib

Abstract:

In this paper an optimized hardware co-simulation approach is presented to design & implement GSMbased digital down convertor for Software Defined Radios. The proposed DDC is implemented usingoptimal equiripple technique to reduce the resource requirement. A computationally efficient polyphasedecomposition structure is used to improve the hardware complexity of the overall design. The proposedmodel is implemented by using embedded multipliers, LUTs and BRAMs of target device to enhance thesystem performance in terms of speed and area. The DDC model is designed and simulated with Simulinkand Xilinx System Generator, synthesized with Xilinx Synthesis Tool (XST) and implemented on Virtex-IIPro based xc2vp30-7ff896 FPGA device. The results show that proposed design can operate at maximumfrequency of 160 MHz by consuming power of 0.34004W 25 °C junction temperature. The proposeddesign is consuming very less resources available on target device to provide cost effective solution forSDR based wireless applications.

Full-Text

Contact Us

service@oalib.com

QQ:3279437679

WhatsApp +8615387084133