%0 Journal Article %T Efficient Hardware Co-Simulation of Down Convertor for Wireless Communication Systems %A Rajesh Mehra %A Swapna Devi %J International Journal of VLSI Design & Communication Systems %D 2010 %I Academy & Industry Research Collaboration Center (AIRCC) %X In this paper an optimized hardware co-simulation approach is presented to design & implement GSMbased digital down convertor for Software Defined Radios. The proposed DDC is implemented usingoptimal equiripple technique to reduce the resource requirement. A computationally efficient polyphasedecomposition structure is used to improve the hardware complexity of the overall design. The proposedmodel is implemented by using embedded multipliers, LUTs and BRAMs of target device to enhance thesystem performance in terms of speed and area. The DDC model is designed and simulated with Simulinkand Xilinx System Generator, synthesized with Xilinx Synthesis Tool (XST) and implemented on Virtex-IIPro based xc2vp30-7ff896 FPGA device. The results show that proposed design can operate at maximumfrequency of 160 MHz by consuming power of 0.34004W 25 ˇăC junction temperature. The proposeddesign is consuming very less resources available on target device to provide cost effective solution forSDR based wireless applications. %K ASIC %K BRAM %K FPGA %K GSM %K LUT & SDR %U http://airccse.org/journal/vlsi/papers/0610vlsics2.pdf