全部 标题 作者
关键词 摘要

OALib Journal期刊
ISSN: 2333-9721
费用:99美元

查看量下载量

相关文章

更多...

A High-Speed, Low Power Consumption Positive Edge Triggered D Flip-Flop for High Speed Phase Frequency Detector in 180 nm CMOS Technology

Keywords: Phase locked loop (PLL) , Delayed flip-flop (D-ff) , Phase frequency detector (PFD) , True signal phase clock (TSPC) , Voltage controlled oscillator (VCO) , Charge pump (CP) , Divider (Div) , Low pass filter (LPF).

Full-Text   Cite this paper   Add to My Lib

Abstract:

A high speed low power consumption positive edge triggered Delayed (D) flip-flop was designed for increasing the speed of counter in Phase locked loop, using 180 nm CMOS technology. The designed counter has been used in the divider chip of the phase locked loop. A divide counter is required in the feedback loop to increase the VCO frequency above the input reference frequency. The proposed circuit is faster than conventional circuit as it has fast reset operation. The circuit consumes less power as itprevents short circuit power consumption. The circuit operates at 1.8V power supply. This work has been used in the design. of 2.4 GHz CMOS PLL targeting OFDM application. The CMOS based fast D-ff circuit has designed and simulated by Virtuoso tool of CADENCE spectre

Full-Text

Contact Us

service@oalib.com

QQ:3279437679

WhatsApp +8615387084133