全部 标题 作者
关键词 摘要

OALib Journal期刊
ISSN: 2333-9721
费用:99美元

查看量下载量

相关文章

更多...

Braun’s Multiplier Implementation using FPGA with Bypassing Techniques.

Keywords: Digital Signal Processing (DSP) , Field Programmable Gate Array (FPGA) , fast addition , Spartan-3E , truncated multiplier , Verilog HDL , Virtex-4 , Virtex-5 , Virtex – 6 Low power.

Full-Text   Cite this paper   Add to My Lib

Abstract:

The developing an Application Specific Integrated Circuits (ASICs) will cost very high, the circuits shouldbe proved and then it would be optimized before implementation. Multiplication which is the basic buildingblock for several DSP processors, Image processing and many other. The Braun multipliers can easily beimplemented using Field Programmable Gate Array (FPGA) devices. This research presented thecomparative study of Spartan-3E, Virtex-4, Virtex-5 and Virtex-6 Low Power FPGA devices. Theimplementation of Braun multipliers and its bypassing techniques is done using Verilog HDL. We areproposing that adder block which we implemented our design (fast addition) and we compared the resultsof that so that our proposed method is effective when compare to the conventional design. There is thereduction in the resources like delay LUTs, number of slices used. Results are showed and it is verifiedusing the Spartan-3E, Virtex-4 and Virtex-5 devices. The Virtex-5 FPGA has shown the good performanceas compared to Spartan-3E and Virtex-4 FPGA devices.

Full-Text

Contact Us

service@oalib.com

QQ:3279437679

WhatsApp +8615387084133