全部 标题 作者
关键词 摘要

OALib Journal期刊
ISSN: 2333-9721
费用:99美元

查看量下载量

相关文章

更多...

A Non Linear Loop Filter Approach for Fast Locking Digital PLLVHDL AMS Simulation

Keywords: digital phase locked loop , VHDL AMS , Phase Frequency Detector

Full-Text   Cite this paper   Add to My Lib

Abstract:

The phase locked loop (PLL) is primary requirement for the synchronous communication system, because the clock synchronization is must for proper data receptions. In such systems the synchronization is performed by PLL. This paper presents a new design for the fast locking digital PLL which reduced the locking time greatly. The paper also presents the simulated results of the proposed DPLL in mixed signal environment by using VHDL-AMS. The VHDL-AMS is used here because of simplicity

Full-Text

Contact Us

service@oalib.com

QQ:3279437679

WhatsApp +8615387084133