全部 标题 作者
关键词 摘要

OALib Journal期刊
ISSN: 2333-9721
费用:99美元

查看量下载量

相关文章

更多...

Implementation Of Low Power And Low Energy Synchronous Sapt Logic

Keywords: Low-voltage low-power logic styles , pass-transistor logic , VLSI circuit design.Low-leakage circuits , pass transistor , self-timing , sense ampli er-based pass transistor logic (SAPTL) , high-speed circuits , MOSFET logic devices , 90nm CMOS

Full-Text   Cite this paper   Add to My Lib

Abstract:

This paper presents the design and implementation of a low-energy synchronous self timed logic topology using sense ampli er-based pass transistor logic (SAPTL). The SAPTL structure can realize for very lowpower computation by leakage current controlling networks with reduced supply voltages. The introduction of synchronous operation in SAPTL further improves energy-delay performance without a signi cant increase in hardware complexity. A simple XOR gate is implemented in SAPTL architecture. The power consumption of the SAPTL is less.

Full-Text

Contact Us

service@oalib.com

QQ:3279437679

WhatsApp +8615387084133