全部 标题 作者
关键词 摘要

OALib Journal期刊
ISSN: 2333-9721
费用:99美元

查看量下载量

相关文章

更多...

The Design of Monolithic CMOS Clock Recovery Circuit
CMOS集成时钟恢复电路设计

Keywords: Clock recovery,100MHz PHY,Hogge phase detector,PLL
时钟恢复
,100MHz,PHY,Hogge鉴相器,锁相环

Full-Text   Cite this paper   Add to My Lib

Abstract:

A monolithic clock recovery circuit is proposed in this paper. The frequency of the recovered clock is 125MHz. By using of some compensation methods, such as current subtraction technology, the gain of the VCO is greatly diminished, as a result the chip area is reduced also without sacrificing the noise performance of the recovered clock. This design is implemented by a 0.25μm standard CMOS technology. The active chip area is less than 0.2mm2, and the power consumption is only 10mW. The simulation results in different temperature and process condition indicate that the phase error of the recovered clock is less than 200ps and the peak-to-peak jitter is less than 150ps. A 100MHz PHY with the proposed clock recovery circuit inside is taped out and tested. The test result shows that the clock recovery circuit works properly.

Full-Text

Contact Us

service@oalib.com

QQ:3279437679

WhatsApp +8615387084133