全部 标题 作者
关键词 摘要

OALib Journal期刊
ISSN: 2333-9721
费用:99美元

查看量下载量

相关文章

更多...

A process simplification scheme for fabricating CMOS polycrystalline-Si thin film transistors
一種製作互補式金氧半複晶矽薄膜電晶體之製程簡化技術

Keywords: polycrystalline-Si thin-film transistor,process simplification,large-angle-tilt-implantation
複晶矽薄膜電晶體
,製程簡化,大角度離子佈值

Full-Text   Cite this paper   Add to My Lib

Abstract:

A process simplification scheme for fabricating CMOS poly-Si thin-film transistors (TFTs) has been proposed, which employs large-angle-tilt-implantation of dopant through a gate sidewall spacer (LATITS). By this LATITS scheme, a lightly doped drain region under the oxide spacer is formed by low-dose tilt implantation of phosphorus (or boron) dopant through the spacer, and then the nC-source/drain (nC-S/D) (or pC-S/D) region is formed via using the same photo-mask layer during CMOS integration. For both n-TFT and p-TFT devices, as compared to the sample with conventional single nC-S/D (or pC-S/D) structure, the LATITS scheme can cause an obviously smaller leakage current, due to more gradual dopant distribution and thus smaller electric field. In addition, the resultant on-state currents only show slight degradation for the LATITS scheme. As a result, by the LATITS scheme, CMOS poly-Si TFT devices with an on/off current ratio well above 8 orders may be achieved without needing extra photo-mask layers during CMOS integration.

Full-Text

Contact Us

service@oalib.com

QQ:3279437679

WhatsApp +8615387084133