全部 标题 作者
关键词 摘要

OALib Journal期刊
ISSN: 2333-9721
费用:99美元

查看量下载量

相关文章

更多...

Two New Low-Power and High-Performance Full Adders

DOI: 10.4304/jcp.4.2.119-126

Keywords: Full Adder Cell , Majority-not Gate , Low-Power , High-Performance , Power-Delay Product

Full-Text   Cite this paper   Add to My Lib

Abstract:

Two new low-power, and high-performance 1-bit Full Adder cells are proposed in this paper. These cells are based on low-power XOR/XNOR circuit and Majority-not gate. Majority-not gate, which produces Cout (Output Carry), is implemented with an efficient method, using input capacitors and a static CMOS inverter. This kind of implementation benefits from low power consumption, a high degree of regularity and simplicity. Eight state-of-the-art 1-bit Full Adders and two proposed Full Adders are simulated with HSPICE using 0.18μm CMOS technology at several supply voltages ranging from 2.4v down to 0.8v. Although low power consumption is targeted in implementation of our designs, simulation results demonstrate great improvement in terms of power consumption and also PDP.

Full-Text

Contact Us

service@oalib.com

QQ:3279437679

WhatsApp +8615387084133