全部 标题 作者
关键词 摘要

OALib Journal期刊
ISSN: 2333-9721
费用:99美元

查看量下载量

相关文章

更多...

A Wiring-Aware Approach to Minimizing Built-In Self-Test Overhead

Keywords: BIST insertion,test synthesis,wiring area,simulated annealing
BIST插入
,字母测试,布线区,模拟退火

Full-Text   Cite this paper   Add to My Lib

Abstract:

This paper describes a built-in self-test (BIST) hardware overhead minimization technique used during a BIST synthesis process. The technique inserts a minimal amount of BIST resources into a digital system to make it fully testable. The BIST resource insertion is guided by the results of symbolic testability analysis. It takes into consideration both BIST register cost and wiring overhead in order to obtain the minimal area designs. A Simulated Annealing algorithm is used to solve the overhead minimization problem. Experiments show that considering wiring area during BIST synthesis results in smaller final designs as compared to the cases when the wiring impact is ignored.

Full-Text

Contact Us

service@oalib.com

QQ:3279437679

WhatsApp +8615387084133