全部 标题 作者
关键词 摘要

OALib Journal期刊
ISSN: 2333-9721
费用:99美元

查看量下载量

相关文章

更多...

Design of ternary clocked adiabatic static random access memory
三值钟控绝热静态随机存储器设计

Keywords: multi-valued logic,adiabatic,ternary SRAM,circuit design
多值逻辑
,绝热,三值SRAM,电路设计

Full-Text   Cite this paper   Add to My Lib

Abstract:

Based on multi-valued logic, adiabatic circuits and the structure of ternary static random access memory (SRAM), a design scheme of a novel ternary clocked adiabatic SRAM is presented. The scheme adopts bootstrapped NMOS transistors, and an address decoder, a storage cell and a sense amplifier are charged and discharged in the adiabatic way, so the charges stored in the large switch capacitance of word lines, bit lines and the address decoder can be effectively restored to achieve energy recovery during reading and writing of ternary signals. The PSPICE simulation results indicate that the ternary clocked adiabatic SRAM has a correct logic function and low power consumption. Compared with ternary conventional SRAM, the average power consumption of the ternary adiabatic SRAM saves up to 68% in the same conditions.

Full-Text

Contact Us

service@oalib.com

QQ:3279437679

WhatsApp +8615387084133