全部 标题 作者
关键词 摘要

OALib Journal期刊
ISSN: 2333-9721
费用:99美元

查看量下载量

相关文章

更多...

DTMOS Based Low Power High Speed Interconnects for FPGA

DOI: 10.4304/jcp.4.10.921-926

Keywords: Low power , High speed , Dynamic threshold-CMOS , FPGA -switches , interconnects

Full-Text   Cite this paper   Add to My Lib

Abstract:

This paper present new energy efficient methods of designing switches and routing interconnects inside FPGA using novel variants of Dynamic Threshold MOS (DTMOS) instead of traditional NMOS pass transistor based switches and interconnects. The extra needed transistors can be easily shared, in multiplexer based routing architecture of FPGA, keeping area overhead to be minimum. Extensive transistor level HSPICE simulation based on Berkeley Predictive Technology Model (BPTM) for 65nm device at operating frequency of 300MHz shows an average 23.35% improvement in power delay product (PDP) of simple switch (NMOS pass transistor) and an average 32.83% improvement in the PDP of Virtex-II FPGA routing interconnects over conventional approaches. Since FPGA consists of thousands of Multiplexer based routing interconnects, hence the overall improvement in the PDP is significant.

Full-Text

Contact Us

service@oalib.com

QQ:3279437679

WhatsApp +8615387084133