%0 Journal Article %T 基于28 nm工艺的SOC芯片时钟树优化
SOC Chip Clock Tree Optimization Based on 28 nm Process %A 侯宇 %A 王爽 %J Mechanical Engineering and Technology %P 507-513 %@ 2167-6623 %D 2022 %I Hans Publishing %R 10.12677/MET.2022.115059 %X 针对SOC芯片设计中时钟树的综合效率和时序收敛问题,提出一种高效的时钟树综合方法,特别适用于现代先进深亚微米工艺中高度集成和高复杂度的设计。传统的时钟树综合方法,通过从下到上采用分步综合的方法进行了改进。该设计方法在基于台积电28 nm工艺的CPU芯片中成功进行了流片验证,结果表明,在实现传统设计功能并完成时序收敛的前提下,逐步去综合可以减少不必要的器件插入,减小芯片面积,降低整体功耗。
Aiming at the comprehensive efficiency and timing convergence of clock trees in SOC chip design, an efficient clock tree synthesis method is proposed, which is especially suitable for highly integrated and high complexity designs in modern advanced deep submicron processes. The traditional clock tree synthesis method has been improved by adopting a step-by-step synthesis method from bottom to top. The design method was successfully tested in the CPU chip based on TSMC’s 28 nm process, and the results showed that under the premise of realizing the traditional design function and completing the timing closure, the gradual de-synthesis can reduce unnecessary device insertion, reduce the chip area, and reduce the overall power consumption. %K 时序收敛,时钟树综合(CTS),缓冲器,时钟偏移,Temporal Convergence %K Clock Tree Synthesis (CTS) %K Buffer %K Clock Skew %U http://www.hanspub.org/journal/PaperInformation.aspx?PaperID=56990