%0 Journal Article %T Design and Implementation of Memory Access Fast Switching Structure in Cluster-Based Reconfigurable Array Processor<br>Design and Implementation of Memory Access Fast Switching Structure in Cluster-Based Reconfigurable Array Processor %A Rui Shan %A Lin Jiang %A Junyong Deng %A Xueting Li %A Xubang Shen %J 北京理工大学学报(自然科学中文版) %D 2017 %R 10.15918/j.jbit1004-0579.201726.0409 %X Memory access fast switching structures in cluster are studied, and three kinds of fast switching structures (FS, LR2SS, and LAPS) are proposed. A mixed simulation test bench is constructed and used for statistic of data access delay among these three structures in various cases. Finally these structures are realized on Xilinx FPGA development board and DCT, FFT, SAD, IME, FME, and de-blocking filtering algorithms are mapped onto the structures. Compared with available architectures, our proposed structures have lower data access delay and lower area.<br>Memory access fast switching structures in cluster are studied, and three kinds of fast switching structures (FS, LR2SS, and LAPS) are proposed. A mixed simulation test bench is constructed and used for statistic of data access delay among these three structures in various cases. Finally these structures are realized on Xilinx FPGA development board and DCT, FFT, SAD, IME, FME, and de-blocking filtering algorithms are mapped onto the structures. Compared with available architectures, our proposed structures have lower data access delay and lower area. %K array processor distributed memory memory access switching structure< %K br> %K array processor distributed memory memory access switching structure %U http://journal.bit.edu.cn/yw/bjlgyw/ch/reader/view_abstract.aspx?file_no=20170409&flag=1