%0 Journal Article %T High Performance Novel Square Root Architecture Using Ancient Indian Mathematics for High Speed Signal Processing %A Arindam Banerjee %A Aniruddha Ghosh %A Mainuck Das %J Advances in Pure Mathematics %P 428-441 %@ 2160-0384 %D 2015 %I Scientific Research Publishing %R 10.4236/apm.2015.58042 %X Novel high speed energy efficient square root architecture has been reported in this paper. In this architecture, we have blended ancient Indian Vedic mathematics and Bakhshali mathematics to achieve a significant amount of accuracy in performing the square root operation. Basically, Vedic Duplex method and iterative division method reported in Bakhshali Manuscript have been utilized for that computation. The proposed technique has been compared with the well known Newton-Raphson¡¯s (N-R) technique for square root computation. The algorithm has been implemented and tested using Modelsim simulator, and performance parameters such as the number of lookup tables, propagation delay and power consumption have been estimated using Xilinx ISE simulator. The functionality of the circuitry has been checked using Xilinx Virtex-5 FPGA board. %K Vedic Mathematics %K Bakhshali Mathematics %K Duplex %K Yavadunam Sutra %U http://www.scirp.org/journal/PaperInformation.aspx?PaperID=57075