%0 Journal Article %T A Novel Approach to Minimize Spare Cell Leakage Power Consumption During Physical Design Implementation %A Vasantha Kumar B.V.P %A N. S. Murthy Sharma %A K. Lal Kishore %A Jibanjeet Mishra %J International Journal of VLSI Design & Communication Systems %D 2012 %I Academy & Industry Research Collaboration Center (AIRCC) %X In IC designs leakage power constitutes significant amount power dissipation because CMOS gates are not perfect switches. The leakage power in CMOS gates is dependent on the states of the inputs. This leakage power will get dissipated even when the gates are in idle conditions. Traditionally ECO cells (or) spare cells remain idle in the design and thus contributes to significant state dependent leakage power consumption. In this paper we proposed novel solution to minimize the state dependent leakage power dissipation of the spare cells. %K Engineering Change Order (ECO) %K ECO cell %K Spare cell %K State dependent %K leakage power and switching probability. %U http://airccse.org/journal/vlsi/papers/2411vlsics07.pdf