%0 Journal Article %T Test Pattern Generator (TPG) for Low Power Logic Built In Self Test (BIST) %A SABIR HUSSAIN %A K.PADMA PRIYA %J International Journal of Advanced Research in Electrical, Electronics and Instrumentation Engineering %D 2013 %I S&S Publications %X This research article proposed a logic BIST using linear feedback shift register (LFSR) to generate low power test patterns; It reduced the number of transitions at the input of the circuit-under-test using bit swapping technique. The designed architecture is programmed using Verilog HDL and simulated using CADENCEEDA Tool of 180 nm technology and also proposed design gives better performance in term of power dissipation as compared to standard LFSR. %K Low power %K Test Pattern Generation %K Linear Feedback Shift Register %K Logic Built in Self Test %U http://ijareeie.com/upload/april/62_O_Test%20Pattern.pdf