%0 Journal Article %T Design and Implementation of High Performance AHB Arbiter for on chip Bus Architecture %A ASHUTOSH KUMAR SINGH %A VIMLESH SAHU %A KUSH SONI %A RITA JAIN %J International Journal of Engineering Science and Technology %D 2011 %I Engg Journals Publication %X Resolution is a big issue in SOC( system On Chip) while dealing with number of master trying to sense a single data bus . The ffectiveness of a system to resolve this priority resides in its ability to logical assignment of the chance to transmit data width of the data, response to the interrupts etc. The purpose of this paper is to propose the scheme to implement such a system using the specification of AMBA bus protocol .The scheme involves the typical AMBA features of ¡®single clock edge transition ¡®, Split transaction ¡®,¡¯several bus masters ¡®, ¡®burst transfer ¡¯.The bus arbiter ensures that only one bus master at a time is allowed to initiate data ransfers. Even though the arbitration protocol is fixed, any arbitration algorithm, such as highest priority or fair access can be implemented depending on the application requirements .The design architecture is written using VHDL(Very High Speed Integrated CircuitsHardware Description Language) code using Xilinx ISE Tools .The architecture is modeled and synthesized using RTL(Register Transfer Level) abstraction and Implemented on Virtex2 series. %K Arbiter %K Round Robin %K Split Transfer %K AMBA %K VHDL %U http://www.ijest.info/docs/IJEST11-03-03-253.pdf