%0 Journal Article
%T Timing Analysis and Design for DDR3 System
DDR3时序分析与设计
%A LI Jin-wen
%A HU Jun
%A CAO Yue-sheng
%A SHI Lin-sen
%A XIAO Li-quan
%A
李晋文
%A 胡 军
%A 曹跃胜 史林森 肖立权
%J 计算机科学
%D 2012
%I
%X DDR3 memory has become mainstream application in current server and computer system.Though many techniques such as dual reference voltage,dynamic on-die termination(ODT),fly-by topology and write-leveling,have been adopt by DDR3 to improve signal integrity to a certain extent,it is difficult to design and realize high data rate.Combined with the design of a creative processor and correspondent server board,this paper introduced the basis theory of DDR3 source synchronous signal in brief at first,and analyzed the key factors affacting the DDR3 system timing quantative using simulation software in time domain,then calculated the timing margin for DDR3 write operation.Simulation result shows that the duty-cycle of signal become worse 3%~5% with the change of ODT value and the number of I/O simulatenous switching,and the timing skew due to crosstalk can reach 218ps.
%K DDR3 memory
%K Liming analysis
%K Simulation
DDR3存储器
%K 时序分析
%K 仿真
%U http://www.alljournals.cn/get_abstract_url.aspx?pcid=5B3AB970F71A803DEACDC0559115BFCF0A068CD97DD29835&cid=8240383F08CE46C8B05036380D75B607&jid=64A12D73428C8B8DBFB978D04DFEB3C1&aid=DAE06D66520C14CE829B919CCEA94CF0&yid=99E9153A83D4CB11&vid=7C3A4C1EE6A45749&iid=E158A972A605785F&sid=2AC7DCCBBC26ECF8&eid=0F68E14449CEE145&journal_id=1002-137X&journal_name=计算机科学&referenced_num=0&reference_num=0