%0 Journal Article
%T The design and implementation of a very fast experimental pipelining computer
The Design and Implementation of a Very Fast Experimental Pipelining Computer
%A Qi Lin
%A Peisu Xia
%A
Lin Qi
%A Xia Peisu
%J 计算机科学技术学报
%D 1988
%I
%X The high speed potential of I.C. components can be exploited by shortening the pipeline clock period. Although there are some factors which dominate the shortening, the design of an experimental computer employs the principle of maximum time difference at the system level to determine the clock period and the integrated consideration of architecture, logic design and engineering layout to achieve a system clock period of 9.8 ns using conventional ECL chips of 2ns gate delay. The multiplier in this model, which is constructed with 0.7 ns gate delay chips, can work at a clock period of 5.5 ns. This project is partly supported by National Natural Science Foundation of China.
%U http://www.alljournals.cn/get_abstract_url.aspx?pcid=5B3AB970F71A803DEACDC0559115BFCF0A068CD97DD29835&cid=8240383F08CE46C8B05036380D75B607&jid=F57FEF5FAEE544283F43708D560ABF1B&aid=27A761AF86D366017EFB8DAA3A7BBD28&yid=0702FE8EC3581E51&vid=38B194292C032A66&iid=CA4FD0336C81A37A&sid=CA4FD0336C81A37A&eid=B31275AF3241DB2D&journal_id=1000-9000&journal_name=计算机科学技术学报&referenced_num=0&reference_num=6