%0 Journal Article %T Byte access method for wide data bus memory based on FPGA
基于FPGA的一种存储器字节访问方法 %A REN Xiao-xi %A ZHANG Ke-huan %A LI Ren-fa %A
任小西 %A 张克环 %A 李仁发 %J 计算机应用 %D 2008 %I %X It is a widely accepted approach to use wide data bus to increase the data accessing speed. However, this method causes the inconvenience on reading and writing data in bytes. The common operation mechanism of current mainstream SDRAM memory chip was analyzed, and a new byte alignment method was proposed for the SDRAM controller. Based on the given byte-address and input data, the new method could generate correct address and byte control signals, also aligned the bytes to the corresponding positions. The architecture and processing flow were illustrated in detail, as well as the implementation on Field Programmable Gate Array (FPGA) chips. Compared with other schemes based on memory cache and twice-memory-access, this method costs fewer hardware resources and memory bandwidth. %K SDRAM %K memory controller %K byte alignment %K Field Programmable Gate Array (FPGA)
动态存储器 %K 存储控制器 %K 字节对齐 %K 现场可编程逻辑门阵列 %U http://www.alljournals.cn/get_abstract_url.aspx?pcid=5B3AB970F71A803DEACDC0559115BFCF0A068CD97DD29835&cid=8240383F08CE46C8B05036380D75B607&jid=831E194C147C78FAAFCC50BC7ADD1732&aid=9816E4765B8C0059503E7F0F091A2A8C&yid=67289AFF6305E306&vid=D3E34374A0D77D7F&iid=B31275AF3241DB2D&sid=8A00F45CB16DF49C&eid=BF7851EF606736C9&journal_id=1001-9081&journal_name=计算机应用&referenced_num=0&reference_num=4