%0 Journal Article %T Loop based trace way prediction for instruction cache
基于循环的指令高速缓存访问预测方法 %A LIANG Jing %A CHEN Zhi-jian %A MENG Jian-yi %A
梁 静 %A 陈志坚 %A 孟建熠 %J 计算机应用研究 %D 2012 %I %X This paper proposed a new scheme of way prediction, named loop based trace way prediction, for instruction cache, to decrease the access power. The scheme made loop the premise of starting way prediction. By recording the trace of cache access when it encountered a loop, it could predict the way when getting in the same loop. Also made a research on multiple-trace way prediction scheme to get a better hit rate. Experiment results from Powerstone show this scheme can get a hit rate of 99%. On average it can decrease 65% power dissipation compared to conventional set-associative cache, and increase only 0. 2% the time to access cache. %K instruction cache %K way prediction %K loop %K trace
指令高速缓存 %K 路预测 %K 循环 %K 路径 %U http://www.alljournals.cn/get_abstract_url.aspx?pcid=5B3AB970F71A803DEACDC0559115BFCF0A068CD97DD29835&cid=8240383F08CE46C8B05036380D75B607&jid=A9D9BE08CDC44144BE8B5685705D3AED&aid=3178011684088478D6AC8259405B0307&yid=99E9153A83D4CB11&vid=771469D9D58C34FF&iid=DF92D298D3FF1E6E&sid=90359DF7B60CBA0D&eid=8A7870C868F44860&journal_id=1001-3695&journal_name=计算机应用研究&referenced_num=0&reference_num=11