%0 Journal Article
%T A Extension Bit Method for Parallel Frame Synchronous Scrambler
并行帧同步扰码器的扩充比特设计法
%A (
%A
张羿猛
%A 黄芝平
%A 毕占坤
%A 王跃科
%J 光子学报
%D 2006
%I
%X Based on parallel recursive synchronous scramble method, an novel extension bit method for parallel frame synchronous scrambler is proposed. Using periodicity of the scramble sequence, it is theoretic proved the complexity of this method is not depended on the expression of generation polynome. This method does not need to calculate recursive formula of the parallel scrambler. It makes the design of scrambler and descrambler simple. The memory depth of scramler is only relative to the rank of the generation polynome. The arbitrary word-wide scrambler can be constitute with the memory a few read/write logic.It is high efficence and low logical complexity proved by FPGA designing, and this mothed has been applied in the front terminal of high-speed optical transport system.
%K Parallel scramble
%K Extension bit method
%K SDH transport network
并行扰码
%K 扩充比特法
%K SDH传输网
%U http://www.alljournals.cn/get_abstract_url.aspx?pcid=6E709DC38FA1D09A4B578DD0906875B5B44D4D294832BB8E&cid=47EA7CFDDEBB28E0&jid=9F6139E34DAA109F9C104697BF49FC39&aid=0C1CA2FAE3F4AACA&yid=37904DC365DD7266&vid=6209D9E8050195F5&iid=DF92D298D3FF1E6E&sid=94D812A784CFA7CC&eid=14B92F3C984CB5EA&journal_id=1004-4213&journal_name=光子学报&referenced_num=0&reference_num=6