%0 Journal Article %T VLSI Design of the Low-Power Rake Receiver for Wireless Sensor Networks
无线传感网低功耗Rake接收机VLSI设计与实现 %A Quan Yuan-yuan %A Wang Pei %A He Hong-lu %A Yuan Xiao-bing %A Zhu Ming-hua %A
全源源 %A 王沛 %A 何洪路 %A 袁晓兵 %A 朱明华 %J 电子与信息学报 %D 2008 %I %X A low-power VLSI Rake receiver is proposed and realized on FPGA for wireless sensor networks used in complicated wireless environments. Low-power design strategies including reducing clock frequency, sharing of models and dynamic sleeping control are used to reduce the power consumption in order to fit the energy limitations in wireless sensor networks. Simulations and applications show that the receiver can specially reduce VLSI resource and power consumption compared to ordinary Rake receiver. %K Wireless snsor network %K Rake veceiver %K Finger array
无线传感网:Rake接收机 %K 手指阵列 %U http://www.alljournals.cn/get_abstract_url.aspx?pcid=5B3AB970F71A803DEACDC0559115BFCF0A068CD97DD29835&cid=1319827C0C74AAE8D654BEA21B7F54D3&jid=EFC0377B03BD8D0EF4BBB548AC5F739A&aid=D86D105997015210EC81077C3E0667B9&yid=67289AFF6305E306&vid=340AC2BF8E7AB4FD&iid=5D311CA918CA9A03&sid=FA004A8A4ED1540B&eid=0D1D160AB8016934&journal_id=1009-5896&journal_name=电子与信息学报&referenced_num=1&reference_num=5