%0 Journal Article %T An Efficient Implementation Architecture for Wideband Digital Downconversion
宽带数字下变频的一种高效实现结构 %A Gao Zhicheng %A Xiao Xianci %A
高志成 %A 肖先赐 %J 电子与信息学报 %D 2001 %I %X The wideband digital receiver systems require DDC with high speed and short tuning time in order to intercept narrowband signal in broad tuning bandwidth. However, these requirements can not be met by the commercial DDC. In this paper an efHcient implementation architecture is presented. It combines the flexibility of DFT tuning with the efficiency of the polyphase filter bank decomposition. By first decimating the data prior to filtering and mixing, this architecture gives a better solution of the mismatch between the lower hardware speed and high data rate. The computer simulations show the feasibility of this processing architecture. %K Digital downconversion %K Wideband digital receiver %K Polyphase filter
数字下变频器 %K 宽带数字接收 %K 多相滤波 %U http://www.alljournals.cn/get_abstract_url.aspx?pcid=5B3AB970F71A803DEACDC0559115BFCF0A068CD97DD29835&cid=1319827C0C74AAE8D654BEA21B7F54D3&jid=EFC0377B03BD8D0EF4BBB548AC5F739A&aid=0A91D1213984F903&yid=14E7EF987E4155E6&vid=EA389574707BDED3&iid=38B194292C032A66&sid=627456E7977439A4&eid=89AC6B0ADBEA2741&journal_id=1009-5896&journal_name=电子与信息学报&referenced_num=18&reference_num=5