%0 Journal Article %T A 10-bit 100-Msps low power time-interleaved ADC using OTA sharing
10bit 100M低功耗时间交织运放共享模数转换器设计 %A Xu Lai %A Yin Xiumei %A Yang Huazhong %A
许莱 %A 殷秀梅 %A 杨华中 %J 半导体学报 %D 2010 %I %X A high performance 10-bit 100-MS/s two-channel time-interleaved pipelined ADC is designed for intermediate frequency 3G receivers, and OTA is shared among the channels for low power dissipation. Offset mismatch, gain mismatch and time skew mismatch are overcome by OTA sharing, increasing the accuracy of each channel and global passive sampling respectively. The linearity deterioration caused by the charge injection of the output switch and the crosstalk of the off-switch capacitor is removed by modifying the clock signal arrangement. The total power consumption of the presented ADC is 70 mW from a 3.3-V power supply. Fabricated in a 180-nm CMOS process, the core of the prototype occupies an area of 2.5 × 1.5 mm2, achieving more than 70-dB spurious-free dynamic range and over 56-dB signal-to-noise distortion ratio over the Nyquist input band at 100-MHz sampling frequency. %K OTA sharing %K time-interleave %K pipeline %K charge injection %K crosstalk %K low power
运放共享,时间交织,流水线,电荷注入,串扰,低功耗 %U http://www.alljournals.cn/get_abstract_url.aspx?pcid=5B3AB970F71A803DEACDC0559115BFCF0A068CD97DD29835&cid=1319827C0C74AAE8D654BEA21B7F54D3&jid=025C8057C4D37C4BA0041DC7DE7C758F&aid=49D0B77CE74FE14FA28399FDEE9566F7&yid=140ECF96957D60B2&vid=4AD960B5AD2D111A&iid=9CF7A0430CBB2DFD&sid=D37B560BA116F0F4&eid=B31275AF3241DB2D&journal_id=1674-4926&journal_name=半导体学报&referenced_num=0&reference_num=0