%0 Journal Article
%T A Novel Interconnect-Optimal Repeater Insertion Model with a Target Delay Constraint
一种基于目标延迟约束缓冲器插入的互连优化模型
%A Zhu Zhangming
%A Qian Libo
%A Yang Yintang
%A Chai Changchun
%A
朱樟明
%A 钱利波
%A 杨银堂
%A 柴常春
%J 半导体学报
%D 2008
%I
%X Repeater optimization is key for SOC interconnect delay design.This paper proposes a novel optimal model for minimizing power and area overhead of repeaters while meeting the target performance of on-chip interconnect lines.A Lagrangian function is presented to find the number of repeaters and their sizes required for minimizing area and power overhead with a target delay constraint.Based on 65nm CMOS technology,the computed results of the intermediate and global lines show that the proposed model can significantly reduce the area and power of interconnect lines and is especially suitable for global lines.The best performance will be achieved with the longer line.The proposed model can be integrated into repeater design methodology and CAD tools for interconnect planning in nanometer SOCs.
%K distributed RLC
%K interconnect power dissipation and area
%K target delay
%K Lagrangian function
%K nanometer CMOS
分布式RLC
%K 互连功耗面积
%K 目标延迟
%K 拉格朗日函数
%K 纳米级CMOS
%U http://www.alljournals.cn/get_abstract_url.aspx?pcid=5B3AB970F71A803DEACDC0559115BFCF0A068CD97DD29835&cid=1319827C0C74AAE8D654BEA21B7F54D3&jid=025C8057C4D37C4BA0041DC7DE7C758F&aid=3AF8EE9C551B086FBD162D007148D984&yid=67289AFF6305E306&vid=771469D9D58C34FF&iid=9CF7A0430CBB2DFD&sid=771DCAE0845AA660&eid=EFD9B70C3A0525B7&journal_id=1674-4926&journal_name=半导体学报&referenced_num=0&reference_num=15