%0 Journal Article
%T A dual-band frequency synthesizer for CMMB application with low phase noise
一种应用于CMMB的双频段低噪声频率合成器
%A Yu Peng
%A Yan Jun
%A Shi Yin
%A Dai Fa Foster
%A
于鹏
%A 颜峻
%A 石寅
%A 代伐
%J 半导体学报
%D 2010
%I
%X A wide-band frequency synthesizer with low phase noise is presented. The frequency tuning range is from 474 to 858 MHz which is compatible with U-band CMMB application while the S-band frequency is also included. Three VCOs with selectable sub-band are integrated on chip to cover the target frequency range. This PLL is fabricated with 0.35 μ m SiGe BiCMOS technology. The measured result shows that the RMS phase error is less than 1o and the reference spur is less than –60 dBc. The proposed PLL consumes 20 mA current from a 2.8 V supply. The silicon area occupied without PADs is 1.17 mm2.
%K CMMB
%K PLL
%K frequency
%K synthesizer
%K phase
%K noise
%K sigma–delta
%K modulator
%U http://www.alljournals.cn/get_abstract_url.aspx?pcid=5B3AB970F71A803DEACDC0559115BFCF0A068CD97DD29835&cid=1319827C0C74AAE8D654BEA21B7F54D3&jid=025C8057C4D37C4BA0041DC7DE7C758F&aid=E1635652B417A815CA4E8C8A3B2CCDA9&yid=140ECF96957D60B2&vid=4AD960B5AD2D111A&iid=9CF7A0430CBB2DFD&sid=586F249612E49646&eid=B31275AF3241DB2D&journal_id=1674-4926&journal_name=半导体学报&referenced_num=0&reference_num=0