%0 Journal Article %T Design of an Ultra Low Power Clock Gating D Flip-Flop Using Quasi-Static Energy Recovery Logic %J Microelectronics and Solid State Electronics %@ 2324-6456 %D 2012 %I %R 10.5923/j.msse.20120101.02 %X This paper presents low power clock gating adiabatic D flip-flop using single phase sinusoidal power clock scheme. We propose the clock gated single phase Quasi-Static Energy Recovery Logic (QSERL) D flip-flop at 90nm CMOS technology. In the previously proposed QSERL logic, two phase sinusoidal power clocks were used that increased the hardware complexity and clocking issues. In this paper, single phase QSERL is proposed to reduce the hardware complexity and clocking issues. The clock gating technique is applied to a QSERL D flip-flop during idle periods of clock. The proposed scheme works efficiently with reduced power loss. All the simulations have been performed using Cadence spectre simulator. %K Low Power %K Clock Gating %K Adiabatic Switching %K Energy Recovery and QSERL %U http://article.sapub.org/10.5923.j.msse.20120101.02.html