%0 Journal Article %T Standard Cell Placement Optimization Using Quadratic Placement Algorithm %A Suren Abazyan %A Narek Mamikonyan %A Vakhtang Janpoladov %J Open Access Library Journal %V 7 %N 4 %P 1-7 %@ 2333-9721 %D 2020 %I Open Access Library %R 10.4236/oalib.1106218 %X Designs including tens of millions of standard cells in one chip are commonly used in current IC projects, so finding optimal location on a chip surface for each logic cell is a very important step in IC design. Apart from finding room for logic cell placement with minimum chip area, length of connecting wires is also playing big role and needs to be taken under control. In this paper, research and implementation of standard cell placement-optimizations¡¯ quadratic algorithm is described. Main research is on runtime and wire length. For 5K standard cells, algorithm implementation takes 83 second. %K Placement %K Optimization %K Physical Design %K Quadratic Placement %U http://www.oalib.com/paper/5428432